# DETECTING DELAY FAULTS USING POWER SUPPLY TRANSIENT SIGNAL ANALYSIS

BY

#### EZE M.N & ENEH I.I.

Department of Electrical and Electronics Engineering, Enugu State University of Science and Technology (ESUT), Enugu.

#### **Abstract**

A delay – fault testing strategy based on the analysis of power supply transient signal is presented. The method is an extension to a Go/No – Go device testing method called Transient Signal Analysis (TSA) [1]. TSA detects through the analysis of a set of power supply transient waveforms in the time or frequency domain e.g. Fourier phase components. A recent extension to TSA demonstrated a correlation between the

Fourier phase component and path delays in defect – free device [2]. The method proposed here is able to detect increases in delay due to resistive shorting and open defects using a similar technique. In particular, simulation results show that a delay defective device can be distinguished from a defect – free device through anomaly in the Fourier phase correlation profile of the device

#### Introduction

In today's competitive IC market, success often means delivering the shortest possible clock cycle. Under pressure to push increasingly complex processing technologies to the limits, designers are delivering circuits with decreased timing and noise margins. In doing so, they are making the circuit significantly more susceptible to manufacturing imperfections. In particular, previously benign manufacturing defects can now cause circuit to fail timing specifications.

The "accidental" coverage of these unmodeled delays – related defects provided by functional test patterns is likely to be significantly reduced under a less aggressive structural test methodology.

A defect- oriented test method is based on a fault model that accurately abstracts some fraction (ideally all) of the analog circuit deviations introduced by defects to a set of discrete faults that can be targeted by a set of tests and detected by production test and measurement equipment [3].

Such a method is particularly valuable if

it can be demonstrated that is capable of detecting defects that no other method in the test suite can detect. Resistive shorting and open defects are two types of defects that traditionally have not been targeted. For example, they are not easily detected using structural struck fault tests, particularly in cases where the value of the defect's resistance does not cause a catastrophic failure, but rather only increases delay along one or more path in the circuit.  $l_{DDO}$  targets shorts but is becoming increasing difficult to use effectively due to the masking effects of sub - threshold leakage current. Delay fault test methods target defects in these classes but reliable delay fault tests are difficult to derive and the size of the test pattern set is usually large.

In this paper the capabilities of a method defined in previous work called Transient Signal Analysis or TSA, is investigated as a means of detecting increases in delay resulting from resistive shorting and open defects. In TSA, a set of power supply voltage transient (VDDT) are analyzed in both the time and frequency domain. The use of the power supply pads improves internal node observability without impacting existing design flows. The multiple test signals (measured

simultaneously at several supply pads) provide the basis on which a process and technology tolerant pass/fail metric is defined.

In previous works, a regression — based pass/fail classification scheme for TSA was derived from experimental hardware and simulation data [1]. This technique was extended in [2] for the purpose of predicting critical path delay. However, the analytical frameworks that describe the basis of the regression model, e.g. the relationship between path delay and Fourier phase, has not been addressed in previous works. Since the model is key to the delay — fault detection strategy described in this paper, a section is devoted to identifying the key steps of its derivation.

The main contribution of this work is to determine the sensitivity of TSA to defects that increase path delays. Delay—oriented defects were investigated in previous work s but the value of the resistance associated with these defects was not explored as a parameter of the experimental space. In this work, defect resistance, type and location are varied simultaneously with process parameters in simulation experiments. Here, it is shown that one of the major effects of a delay defect is to introduce uncorrelated phase shifts in the supply pads

 $V_{DDT}$  signals that are topologically close to the path(s) affected by the defect.

The rest of this paper is organized as follows. Section 2.0 outlines some

related work. Section 3.0 describes the analytical basis of the regression model and the technique used in TSA. Section 4.0 describes the device the and simulation experiments. Section 5.0 presents the experimental results and section 6.0 gives a summary and conclusions and discussion areas for future investigation

### **Background**

Techniques based on the analysis of transient signals are described in [4-9]. The main drawback of this technique is that they do not account for vector-to-vector or process variations. Therefore, they are not directly applicable to devices fabricated in deep sub-micron technologies, in which these types of variations are significant and must be accounted for.

A recent  $I_{DDT}$  work is based in principle on the process calibration technique that we have proposed for TSA [10][11]. However, calibration is performed in this technique across test sequences rather than within a single test sequence, and therefore the method those not calibrate for vector-to-vector variations. Another drawback of this technique is that it is based on the time domain analysis for a single power supply measurement, and therefore, those not scale with chip size.

The results of research in [12] suggest that defect detection metrics based on RMS values *lppt* are best accompanied by frequency metrics. Although the experiments were performed on analogue devices, enhanced detection of resistive bridges on opens was possible when the

IDDT RMS value was used in combination with first five Fourier Magnitude components. A method that additionally considers of effects of process parameter variations is proposed in [13].

## An Analysis of Delay and Fourier Phase

The analysis of path delay and the Fourier phase component of an  $l_{DDT}$  waveform is decomposed into two parts. The first path shows the intuitive relationship between path delay and features in the individual  $l_{DS}$  waveform (due to process) and phase shifts in  $l_{DDT}$ 's frequency domain components. Due to space limitations, the analysis is performed graphically using simulation data. Refer to [14] for proofs a  $V_{DDT}$  analysis and other details.

The relationship between path delay and the transient  $l_{DS}$  waveforms is shown in figure 1. The input waveforms that drive two inverters, 1 and 3, along a path of inverters is shown along the top of Figure 1. The  $l_{DS}$  transients generated by these two gates are shown in the bottom portion of the figure. Dashed vertical lines are drawn through the 50%



Figure 1. Input waveforms driving the  $1^{st}$  and  $3^{rd}$  inverter in a three inverter chain (top) and corresponding  $I_{DS}(t)$ .

peak tops in the los waveforms. The two horizontal arrows are the same length, demonstrating that path delay and the delay as measured between the los waveform peaks are very similar. Although the latter is not an exact measure of the former, it is intuitive clear that these two quantities are well correlated due to the cause-effect

Points in the waveforms and through the

l<sub>DS</sub> waveforms

The I<sub>DDT</sub> generated on the supply grid is the superposition (via a linear RC network) of these individual I<sub>DS</sub> transients. Variation in delay,

relationship of the input and

e.g. due to process variation, will cause a corresponding variation in the

IDDT waveform, scaling it in time by an amount closely approximated by the change in delay. However, the superposition of transient from  $I_{DS}$ multiple paths, in combination with process variations in the component values of the power grid's RC network, make it difficult to track delay using the time domain  $l_{DDT}$  signals. In these cases, the accuracy of the tracking analysis can be improved using a band of I<sub>DDT</sub> Fourier phase components. This is possible because phase is related to the  $I_{DDT}$ transient through a Fourier property:

 $x(\alpha t) f(\frac{1}{\alpha} \times (\frac{\omega}{\alpha}))$  Where f indicates

the Fourier transform.

The property indicates that scaling a time domain waveform in time scales the phase components by  $1/\alpha$ , proportional to frequency. Since the higher frequency components of the  $I_{DDT}$  waveform are "distorted" by interactions between multiple  $I_{DS}$  transients and the supply grid's RC component variation, the phase analysis can be focused on those frequencies that are more strongly correlated to delay, as the following example illustrates.

## Signature waveforms

TSA is based on the analysis of dynamic  $(V_{DDT})$  signals. In a production test environment, significant signal variations are generated by the test equipment through the probe tips and test head electronics. This EMI couples into the DUT's supply and distorts the transients generated by the underlying core logic. It is important to attenuate (ideally remove) these variation before passing the waveforms off to the detection algorithm. Moreover, the procedures used in TSA are based on an analysis of signal variation in the test device relative to those generated by a "golden" reference device. In other to accommodate both of these requirements, the V<sub>DDT</sub> waveforms measured from the supply pads of the test device are first processed into signature waveforms.

Signature waveforms ( $SW_s$ ) capture only the intrinsic signal variations between the devices. They are created by subtracting the waveform measured from the same test point location on the reference device. This procedure can be applied to both time and frequency domain signals as shown in

the figure 2.

Time Doman signature waveform showed along the top right of the figure. In a similar way, the frequency components (both Fourier magnitude and Fourier phase) computed by the DFT of the reference and test waveforms are used to create the frequency domain SW. shown in the middle and bottom left of the figure. An "adjustment" is additionally performed on the phase SW values to make them relative to the reference (see [2] for details). Both the time and frequency domain SWs are shown shaded to a zero baseline. The sum of the absolute value of the areas corresponding to the shaded regions in a SW is called a signature waveform Area (SWA). SWA. are used in the regression analysis procedure for TSA.

## Linear Regression Analysis

Linear regression is used to "track" signal variations caused by process and technology-related variation effects. The procedure is simple and is based on the analysis of scatter plots. The analysis can be performed on any of the three SW representations, Time domain, Fourier Magnitude (FM) or Fourier phase (FP), shown in the figure 2.



0 50 100 150 200 250 300 350 400 450 500 0 50 100 150 200 250 300 350 400 450 500
Figure 2. I<sub>DDT</sub> Waveforms from Process (P) simulations using circuit component values from MOSIS runs n94s (P#1), t15h (P#2) and t13o (P#3) for a circuit designed in TSMC's 0.25um process.

The SW pairs in the first 6 rows are correlated. In other words, the magnitudes of the variations in the SW. of one row are (nearly) proportional to corresponding SW. in the other rows. The  $SWA_s$  shown on the far right and far left in the figure capture this correlation. For example, the ratio of the SWA. for  $Vdd_x$  and  $Vdd_y$  under PM#1 is 40/45=0.89while those under PM#2 and 3 are 83/90=0.92 and 200/220=0.91. The scatter plot in figure 6 plots the SWA, of Vdd, (x-axis) against the  $SWA_s$  of  $Vdd_v$  (y-axis) and illustrates that the SWAs PMs#1 through #6 track linearly. The phase shift caused by global process variations are correlated across the supply ports of a device. The regression line shown in the

figure is the "best" approximation of the SWA ratios (under the least squares criteria). The shaded region around the regression line is labeled as the process variation Zone (PVZ) and is delimited by

prediction limits, The process 3σ variation zone accounts for small variations in the SWA ratios caused instrumentation error, measurement noise and intra-device process variations. The standard statistical method of analyzing variance in scatter plots is through residuals. A residual is defined to be the shortest distance from a data point (see point G in figure 6) to the regression line. Residual analysis, used in combination with the  $3\sigma$  prediction limit, makes it straightforward to decide the pass/fail status of a device for a pair of supply port measurements. If more than two supply port measurements are analyzed, a test device passes if it

produces residuals under all pairings that are within the PVZs of the corresponding scatter plots. In contrast, a defective device is expected to produce at least one data point outside these zones.

Section 3.2 describes a second source of correlation that relates path delays and Fourier phase in *loor* transients. This relationship and RC attenuation characteristics of the supply grid provide a means of monitoring path delays within a region of the device.

It should be noted that, although the analysis given in section 3.1 was based on  $l_{DDT}$ , the same properties hold fo  $V_{DDT}$ signals if certain conditions are met.  $V_{DDT}$  transient are related to the  $I_{DDT}$ transient through the RLC network characterizing the power delivery system in the test environment (see [14] for an example of such a system). Therefore, the transformation from  $l_{DDT}$  to  $V_{DDT}$ through a set of linear system components. If the values of these components remain relatively constant across tests of the DUTs, then similar result can be expected under either analysis. The main advantage  $V_{DDT}$  signals is that they can be measured "non-invasively" using high resolution voltage sampling instrumentation. This is an attractive feature and production test environment, particularly given the usual space limitation in and around the test and wafer handling system.

## **Experiment Setup**

The focus of this work is to evaluate the sensitivity of TSA to delay-oriented defects. In order to determine this sensitivity, a set of simulations were conducted on circuit model in which the value of shorting and open defect

resistance is varied with and without variations in circuit component parameters representing process variations. For each model defect, simulation experiments were performed on (1) a set of defect-free process models, (2) a set of faulted models across a range of defect resistances and, (3) a set of faulted models combining variation in both circuit components and defect resistance.

Table 1 list the experiments that were performed for the five inserted defects. For a example, the second column indicates that defect-free "nominal circuit" simulations were run (one for each inserted defect). Column three indicates that fifteen additional simulation were run on the defect-free circuit model, each under a different process model. Eleven of these process models included variations in only one parameter while the remaining four varied all nine modeled parameters over the range of +/-25% of the nominal values. Columns four and five give the set of resistances modeled for each shorting and open defect, respectively. Column six lists the simulations performed using the combined models...

Table 1: Simulation Experiments and Models

|                                                                                           | Reference<br>Runs | Process Runs                                                                                                                                                                         | Nominal Shorting Faulted Runs                                                              | Nominal Open Faulted Runs                                                                                         | Faulted + Process Runs                                                                 |
|-------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Experiments                                                                               | BR1-3,<br>OP1-2   | BR1-3, OP1-2                                                                                                                                                                         | BR1-3                                                                                      | OP1-2                                                                                                             | BR1-3,<br>OP1-2                                                                        |
| # of models                                                                               | 1                 | 15                                                                                                                                                                                   | 12                                                                                         | 12_                                                                                                               | 3                                                                                      |
| Total # of sims                                                                           | 5                 | 75                                                                                                                                                                                   | 36                                                                                         | 24                                                                                                                | 60                                                                                     |
| Resistances or<br>transistor/circuit<br>parameters<br>varied by +/-<br>5%, 10% and<br>25% | None              | $\mu_0$ , $V_t$ . Poly $\Omega$ , metal 2 contact $\Omega$ . Metal cap. Over p-/n-well, p-n-diff $\Omega$ , metal I contact $\Omega$ , poly cap. To substrate, metal to metal 2 cap. | 50K, 25K,<br>20K, 15K,<br>12K, 10,<br>9K, 8K, 7K,<br>6K, 5K, 2K,<br>1K, 100 and<br>50. (Ω) | 50, 100,<br>200, 500,<br>1K, 2K, 5K,<br>8K, 9K,<br>10K, 12K,<br>15K, 20K,<br>25, 50K,<br>100K, 500K<br>and 1M (Ω) | 4 selected resistances * 3 process runs varying all 9 parameters as shown in column 3. |
| # of circuit<br>params varied<br>per model.                                               | None              | 1 (11 models) 9 (4 models)                                                                                                                                                           | None                                                                                       | None                                                                                                              | 9 (3<br>models).                                                                       |

were run at 20MHz for a duration of 150ns. The SPACE extraction tool [16] was used to extract the models from the layout using the TSMC 0.25um technology parameters.

### **Experimental Results**

The main objectives of this work is to evaluate the sensitivity of TSA to the additional delay introduced by shorting and open defects. In the first section, a detailed analysis of path delay and Fourier phase is presented using a set of defect-free and defective device models. Section 5.2 focuses only on the analysis of phase SWA scatter plots for other shorting and open defective device simulation experiments

## **Delay Fault Phase Analysis**

In section 3.1, the analysis of path delays and Fourier phase indicated that the two are correlated across simulation of defect-free process models. In addition to showing that this relationship continues to hold in the multiplier circuit, simulations of a defective version are used to demonstrate that changes in path delays caused by a shorting defect produce regional uncorrelated phase shifts. Moreover, the pattern in phase behavior is consistent with the magnitude of the additional delay introduced by the defect, as given by the delay-phase relationship in defect-free device models.

Figure 3 shows a plot of the data obtained for the first bridging experiment. The x-axis of the graph displays the relative change in delay in the test model with respect to the nominal (at 0.0) along

the longest path sensitized under the test sequence. These values are plotted against the phase  $SWA_s$  obtained from one of the supply pads. The data points from simulations of the defect-free process models are shown along the bottom of the figure. The circuit component variations in these models produce delay variations over the range of -2.0ns to 2.2ns. The  $3\sigma$ 

prediction limits and regression line are labeled in the figure.

Figure 3 also shows the data point derived from a set of bridging defective simulation models, in which resistance of the bridge was varied over a range of 50K to 5K. A few representative points are labeled in the figure along the left-most arc. These

experiments were repeated under a selected number of process models. For a example, the label " $50K\Omega$  + process" indentifies one of these four curves given in the figure.

The parabolic shape of the left-most arc indicates that the phase shift is not linear with the magnitude of the additional delay introduce by the defect. The phase vs. delay plots of the other two bridging experiments reported in section 5.2 are also characterized by a non-linear curve. This complicates the mapping from phase shift to path delay, using, for example, the method outlined in section 3.1. Interestingly, the relationship is nearly linear for the open experiments.



Figure 3. Phase SWA (y) vs. Relative delay (x) for defect-free device (bottom) and shorting defective devices (top).

It is also clear that phase is very sensitive to large values of the defect's resistance. For example, the defect in  $50 \text{K}\Omega$  model adds only 42picoseconds of delay to the path but generate a large variation in the phase. Again, this is not the case for small values of resistance in the open experiments. Section 5.2 elaborate on these findings.

## Scatter Plot Analysis of Defective Devices.

The result of three shorting and two open defective device experiments are presented in this section. The results indicate that it is possible to detect the additional delays introduced by shorting defects under any of the simulated values of defect resistance. For open defect, the task is more difficult but is possible for open resistance value that introduce significant additional delays. The experimental results are presented in the form of scatter plot, in most cases, two scatter plots are shown. All scatter plots

contain the fifteen data points obtained under the (defect-free) process models (column three of Table 1). Since the actual values of the Fourier phase (FP)

 $SWA_s$  is not important, scale values are not displayed in the scatter plot. The analysis is shown only for the  $V_{DD1}$  and  $V_{DDS}$  supply pads. The wide separation of these supply pads in the layout (see figure 7) suggests that this pairing is a good choice for maximizing the observability of regional delay variations.

Figure 9 shows the scatter plot for the data points generated under the faulted nominal simulation models of shorting Exp.#1. The test sequence for this experiment is designed to sensitize both defect-free paths and paths through the defect site. The faulted simulation model's data points are labeled in 1 through 15 in the figure. For this experiment, a sample of the defect resistance and corresponding relative path delays (w.r.t. the path delays in the nominal defect-free model device along the sensitized path terminating at PO 5 are given as follows.

Table 2: Delays for defective models: Figure 4

| Short | 1     | 2     | 3     | 4     | 5     | 6     | 7    |
|-------|-------|-------|-------|-------|-------|-------|------|
| Ω     | 50K   | 25K   | 20K   | 15K   | 12K   | 10K   | 9K   |
| Ns    | 0.042 | 0.044 | 0.047 | 0.310 | 0.980 | 3.090 | fail |
|       |       |       |       | 1     |       |       |      |

The device produces the correct functional values for defect resistance down to and including 10KΩ. Defect resistance for points 8-15 over the range  $8K-50\Omega$ . From figure 9, data points 1 (50K $\Omega$ ) through 7 (9K $\Omega$ ) move progressively further away from the origin, data point 8 reverses the trend and data points 9-15 from a cluster very close to data point 4. From the previous analysis of defect-free process models. the trend in the movement of the data points away from the origin indicate a progressive increase in path delays. This trend is consistent with the actual increase in path delay introduced by the defect in this models. The displacement of the data points belows the PVZ indicates that the paths affected by the defects are closer to  $V_{DD5}$  than  $V_{DD1}$ 

(which is verified by the direction of signal propagation as shown in figure 7).

Figure 10 shows the scatter plot for the  $50K\Omega$  faulted simulations under four process models: the nominal and three models in which nine circuit parameters were varied as indicated in the Table 1. The data points are numbered such that the amount of delay introduced by the variation in circuit parameters increases from 1 to 4. The delays are given in

Table 3.



Figure 4. Shorting Exp.#1  $V_{DDS}$  vs  $V_{DD1}$  scatter plot for nominal process mode



Figure 5. Shorting Exp. #1  $V_{DD5}$  vs  $V_{DD1}$  Scatter plot for 50? defect under 4 proces models.



Figure 6. Shorting Exp. #2  $V_{DD5}$  vs  $V_{DD1}$  Scatter plot for nominal process models



Figure 7. Shorting Exp. #2  $V_{DD5}$  vs  $V_{DD1}$  Scatter plot for 15? defect under 4 process models.

As expected, a line projected along these points is nearly parallel to the regression line. The fact that both the SWAs increase as delay increases indicates that phase

tracks the delay introduced by variations in circuit component values as well as the delay introduced by the defect

Table 3: Delays for defective models: Figure 5.

| 50K? Short | 1       | 2       | 3       | 4       |
|------------|---------|---------|---------|---------|
| Sim        | Nominal | Combo 1 | Combo 2 | Combo 3 |
| Ns         | 0.042   | 0.167   | 0.363   | 1.660   |

Figure 6 and 7 show a similar set of results for shorting Exp. #2. The test sequence sensitizes paths through the defect site to POs 6 and 7. All path segments beyond the placement of the defect (as shown in Figure 7) are affected by the defect. The correspondence of the numbers in the figure and defect resistances, as given in Table 1 are  $1(50\text{K}\Omega)$  through  $10(5\text{K}\Omega)$ , respectively. The device failed

functionally at  $5K\Omega$  in this experiment. The delays to PO 6 for the first seven defect resistances are given in Table 4.

Once again the position of the data points tracks the delay added by the defect. Figure 7 shows the scatter plot for the  $15K\Omega$  faulted simulations under four process models. Similar conclusions can be drawn from these results as were for Shorting Exp. #1

Table 4: Delays for defective models: Figure 6.

| Short | 1     | 2     | 3     | 4     | 5     | 6    | 7    |
|-------|-------|-------|-------|-------|-------|------|------|
| Ω     | 50K   | 25K   | 20K   | 15K   | 10K   | 8K   | 6K   |
| ns    | 0.126 | 0.245 | 0.369 | 0.558 | 0.799 | 1.06 | 2.42 |

Figure 13 and 14 display the scatter plots for Open Exp. #1. Similar to Shorting Exp. #2, the test sequence propagates transitions through the defect site only. There are no defect-free paths sensitized under this test sequence, other than the path segments leading to the defect site. The sensitized path under analysis terminates at PO 8.

The correspondence of the numbers in the figure and defect resistance, as given in Table 1 are  $1(50\Omega)$  through  $17(500K\Omega)$ , respectively. The device did not fail functionally at any of this resistance values but did under one of the faulted process models. The delays to PO 8 under a selected set of open resistances are given in Table 5..



Figure 8. Open Exp. #1  $V_{DD5}$  vs  $V_{DD1}$  scatter plot for nominal process models.



Figure 9. Open Exp. #1  $V_{DD5}$  vs  $V_{DD5}$  scatter plot for 100K? defect under 4 process models.



Figure 10. Shorting Exp. #3  $V_{DD5}$  vs  $V_{DD1}$  scatter plot for nominal process models.

.

7.

. 4



Figure 11. Open Exp. #2  $V_{DD5}$  vs.  $V_{DD1}$  scatter plot for nominal process models.

As shown in the scatter plot of Figure 13, only data

Table 5: Delays for defective models: Figure 8.

| OK 500K |
|---------|
| 6.770   |
|         |

Point  $17(500 \mathrm{K}\Omega)$  falls outside of the PVZ Data point  $16(100 \mathrm{K}\Omega)$  is located on the lower prediction limit in a region of the PVZ, but is further removed from the origin than the data point generated under the worst-case (slowest) process model. The delays introduced by the other values of the resistance are not detectable as delay faults. For example, data point 15

(50K) is located within the PVZ.

Figure 9 shows the results of simulation runs on the  $100 \mathrm{K}\Omega$  open defective model. Although the data points fall within the PVZ, they do so outside the region containing the data points generated under the defect-free process models. Note that with a more restricted process skew

tolerance, relatively low resistive opens such as these could be identified as outliers.

Figure 10 and 11 show the scatter plots of the faulted nominal simulation models for shorting Exp. #3 and open Exp. #2. Although the details are omitted, similar conclusions can be drawn concerning the trends in the (labeled) data points generated under these faulted models.

#### **Conclusions**

The analytical framework that describes the basis of the TSA regression model, e.g., the relationship between path delay and  $V_{DDT}$  Fourier phase, is presented in this paper.

In addition, simulation results demonstrate that TSA is able to detect the regional delay variations caused by shorting and open defects through regression analysis of phase scatter plots. In this analysis, the phase shifts in the frequency components of two  $V_{DDT}$ 

supply pad signals were found to be well correlated in defect-free device process models. For the shorting defective device models, phase shift regression analysis could be used to distinguish between the regional delay variations introduced by defects and the global delay variations introduced by process for any of the simulated values of defect resistance. This was not possible for smaller simulated values of open defect resistance. Further restrictions on the region defining process tolerance in the TSA regression model and cross-vector regression analysis are under investigation as a means of improving the delay fault detection capabilities of TSA for open defects

For shorting defects, increase in the path delay caused by decreasing the defect's resistance introduced increasing amounts of regional delay variation. The trend in the movement of the scatter plot's data points for models incorporating decreasing values of resistance followed a trajectory similar to that shown by the arc 1 in Figure 6. In this case, it is not possible to predict the magnitude of the additional delay using the same technique demonstrated for delays introduced by process variation [2]. In contrast, the trend in the movement of the

data points of models incorporating increasing values of open resistance remained linear, similar to that exemplified by line 2 in figure 6. In general, shorting defects are more easily detected than open defects because they introduce a more pronounced regional phase shift in the  $V_{DDT}$  signals of the device.

Overall, these results suggest that TSA is a promising technique that could provide unique defect-detection capabilities in a production test suite.

## Acknowledgement

We also wish to acknowledge Intel Corporation for contributing computer equipment for this research.

#### Recommendations

The authors wish to recommend as follows:

- That those who would like to embark on this research should try to find out the causes of delay faults using other means other than TSA.
- That further research should be carried out to eliminate delay faults in power system since it is not favourable to the masses

#### References

- Amy Germida, Zheng Yan, J.F.
  Plusquellic and Fidel Muradali,
  (1999). Defect Detection using
  Power Supply Transient Signal
  Analysis. In proceedings of
  International Test Conference,
  - Pp. 67-76.
- Beasely J. S., Ramamurthy H., Ramirez-Angulo, J., & DeYong, M. (1993).

  I<sub>DD</sub> Pulse Response Testing of Analog and Digital CMOS Circuits, In Proceedings of International Test Conference, pp. 626-634.
- Dorey A.P, Jones B.K., Richardson A.M.D. & Xii Y.Z. (1990). Rapid Reliability Assessment of VLSICs, Plenum Press.
- Frenzel J.F. & Morinos, P.N. (1987).

  Power Supply Current Signature (PSCS) Analysis: A New Approach to System Testing, In Proceedings of International Test Conference, pp. 125-135.
- Kim, S., Ghakravarty, S. & Vinakota, B. (2000). An Analysis of Delay Defect Detection Capability of ECR Test method, In Proceedings of International Test Conference, pp. 41-52.
- Gielen, G., Wang Z., & Susan W. Fault Detection and Input Stimulus Determination for the Testing of Analog Integrated Circuits based on Power-Supply Current Monitoring, ACM 0-89791-690-5/94/0011/0495, pp. 495-498.

- Makki, R.Z., Su S. & Nagle, T. (1995).

  Transient Power Supply Current
  Testing of Digital CMOS
  Circuits" In Proceedings of
  International Test Conference, pp.
  892-901.
- Plusquellic J., Amy G., Hudson J., Staroswiecki E. & Patel C. (2000). Predicting Device performance from Pass/Fail Transient Signal Analysis Data. In Proceedings of International Test Conference, pp. 1070-1079.
- Papkostas D.K. & Hatzopoulos A.A. (1993). Analogue Fault Identification Based on Power Supply Current Spectrum, Electronics Letters, 7<sup>th</sup> January 29(1)
- Sengupta S., Kundu S., Chakravarty S., Parvathala P., Galivanche R., Kosonocky G., Rogers M. & Mark T.M. (1999). Detect-Based Test: A Key Enabler for Successful Migration to Structural Test, Intel Technology Journal, 1st Quarter, pp. 1-12.
- Singh A., Liao S., Plusquillic J., & Gattiker A. (2001). An Analysis of Path Delay and Power Supply  $V_{\text{DDT}}$  For Application to VLSI Device Testing, UMBC Tech. Report TR-CS-01-09.
- Sachdev M., Janssen P., & Zieren V. (1998), Detect Detection with Transient Current Testing and Its Potential for Deep-Submicron CMOSICs, In Proceedings International Test Conference, pp. 204-213.

- Vinnakota B. (1996). Monitoring Power Dissipation for Fault Deflection, In Proceedings 14th VLSI Test Symposium, pp. 483-488.
- Vinnakota B., Jiang W., & Sun D., (1998).

  Process-Tolerant Test with Energy
  Consumption Ratio. In
  Proceedings International Test
  Conference, pp. 1027-1036..